x68000:dmac
Differences
This shows you the differences between two versions of the page.
Both sides previous revisionPrevious revisionNext revision | Previous revisionNext revisionBoth sides next revision | ||
x68000:dmac [2017/09/11 10:17] – added SCR register neko68k | x68000:dmac [2017/09/11 10:31] – add some newlines neko68k | ||
---|---|---|---|
Line 21: | Line 21: | ||
|+0x05|1.b|R/ | |+0x05|1.b|R/ | ||
|+0x06|1.b|R/ | |+0x06|1.b|R/ | ||
- | |+0x07|1.b|R/ | + | |+0x07|1.b|R/ |
|+0x08|1.w| |---| | |+0x08|1.w| |---| | ||
- | |+0x0A|1.w|R/ | + | |+0x0A|1.w|R/ |
- | |+0x0C|1.l|R/ | + | |+0x0C|1.l|R/ |
|+0x10|1.l| |---| | |+0x10|1.l| |---| | ||
- | |+0x14|1.l|R/ | + | |+0x14|1.l|R/ |
|+0x18|1.w| |---| | |+0x18|1.w| |---| | ||
- | |+0x1A|1.w|R/ | + | |+0x1A|1.w|R/ |
- | |+0x1C|1.l|R/ | + | |+0x1C|1.l|R/ |
|+0x20|1.l| |---| | |+0x20|1.l| |---| | ||
|+0x24|1.b| |---| | |+0x24|1.b| |---| | ||
- | |+0x25|1.b|R/ | + | |+0x25|1.b|R/ |
|+0x26|1.b| |---| | |+0x26|1.b| |---| | ||
- | |+0x27|1.b|R/ | + | |+0x27|1.b|R/ |
|+0x28|1.b| |---| | |+0x28|1.b| |---| | ||
|+0x29|1.b|R/ | |+0x29|1.b|R/ | ||
Line 128: | Line 128: | ||
| 3~2 |MAC - Memory address count \\ %00: Do not change memory address register \\ %01: Increment memory address register each time transfer is done \\ %10: Decrement memory address register each time transfer is done \\ %11: Unused| | | 3~2 |MAC - Memory address count \\ %00: Do not change memory address register \\ %01: Increment memory address register each time transfer is done \\ %10: Decrement memory address register each time transfer is done \\ %11: Unused| | ||
| 1~0 |DAC - Device address count \\ %00: Do not change device address register \\ %01: Increment device address register each time transfer is done \\ %10: Decrement device address register each time transfer is done \\ %11: Unused| | | 1~0 |DAC - Device address count \\ %00: Do not change device address register \\ %01: Increment device address register each time transfer is done \\ %10: Decrement device address register each time transfer is done \\ %11: Unused| | ||
+ | |||
+ | --- | ||
+ | |||
+ | CCR< | ||
+ | |||
+ | ^ 7 ^ 6 ^ 5 ^ 4 ^ 3 ^ 2 ^ 1 ^ 0 ^ | ||
+ | | STR | CNT | HLT | SAB | INT | 0 ||| | ||
+ | |||
+ | ^Bits^Description^ | ||
+ | | 7 |STR - Start operation \\ %1: Start operation| | ||
+ | | 6 |CNT - Continue operation \\ %0: No continuous operation \\ %1: Continuous operation| | ||
+ | | 5 |HLT - Halt operation \\ %1: Pause channel| | ||
+ | | 4 |SAB - Software abort \\ %1: Stop channel| | ||
+ | | 3 |INT - Interrupt enable \\ %0: Enable interrupt \\ %1: Disable interrupt| | ||
+ | | 2~0 |0| | ||
+ | |||
+ | --- | ||
+ | |||
+ | MTC< | ||
+ | Number of transfer operands. | ||
+ | |||
+ | --- | ||
+ | |||
+ | MAR< | ||
+ | Start memory transfer address. | ||
+ | |||
+ | --- | ||
+ | |||
+ | DAR< | ||
+ | Start device transfer adddress. | ||
+ | |||
+ | --- | ||
+ | |||
+ | BTC< | ||
+ | Number of transfer blocks (the number of transfer information tables) in array chain mode. | ||
+ | |||
+ | --- | ||
+ | |||
+ | BAR< | ||
+ | Start address of the transfer information table in array chain/link array chain mode. | ||
+ | |||
+ | --- | ||
+ | |||
+ | NIC< | ||
+ | Vector number to be used for interrupt generated when CSR ERR is %0. | ||
+ | |||
+ | --- | ||
+ | |||
+ | EIV< | ||
+ | Vector number to be used for the interrupt generated when CSR ERR is %1. |
x68000/dmac.txt · Last modified: 2019/08/27 20:45 by 127.0.0.1